

# Laboratory practice 6 (FINAL LAB)



MIPS multicycle



### **MIPS Instruction set**



#### **Instruction Formats**

|                                         | 31 | 26     | 21             | 16     | 11             | 6       | 0      |  |  |  |
|-----------------------------------------|----|--------|----------------|--------|----------------|---------|--------|--|--|--|
| R-Type:                                 |    | ор     | rs             | rt     | rd             | shamt   | funct  |  |  |  |
| arithmetic-logical                      |    | 6 bits | 5 bits         | 5 bits | 5 bits         | 5 bits  | 6 bits |  |  |  |
| I-Type:                                 | 31 | 26     | 21             | 16     |                |         | 0      |  |  |  |
| with memory                             |    | ор     | rs             | rt     | addr/immediate |         |        |  |  |  |
| conditional branch<br>immediate         |    | 6 bits | 5 bits         | 5 bits |                | 16 bits |        |  |  |  |
| <b>J-Type:</b> Jump (unconditional)     | 31 | 26     |                |        |                |         | 0      |  |  |  |
|                                         |    | ор     | target address |        |                |         |        |  |  |  |
| , , , , , , , , , , , , , , , , , , , , |    | 6 bits |                |        | 26 bits        |         |        |  |  |  |

#### The meaning of the fields is:

- op: opcode
- rs, rt, rd: first source register, second source registers and destination register
- **shamt**: shift amount indication (shift instructions)
- funct: arithmetic operation
- immediate: branch or address displacement
- target address: jump target address

# Multicycle Data Path design





## **Reduced MIPS Instruction set**

#### Memory instructions (load & store):

```
- lw rt, immed(rs): [rt<-Mem(rs+SignExt(immed)); PC<-PC+4]
- sw rt, immed(rs): [Mem(rs+ SignExt(inmed))<-rt; PC<-PC+4]</pre>
```

#### Arithmetic-logical:

```
- add rd, rs, rt: [rd <- rs + rt ; PC <- PC + 4]
- sub rd, rs, rt: [rd <- rs - rt ; PC <- PC + 4]
- and rd, rs, rt: [rd <- rs and rt ; PC <- PC + 4]
- or rd, rs, rt: [rd <- rs or rt ; PC <- PC + 4]
- nor rd, rs, rt: [rd <- rs nor rt ; PC <- PC + 4]
- xor rd, rs, rt: [rd <- rs xor rt ; PC <- PC + 4]
```

#### Jump (conditional):

#### Multicycle Control Unit design Read Memory(PC) $PC \leftarrow PC + 4$ IR ← DR Memory $A \leftarrow BR(rs)$ op = 'beq' $B \leftarrow BR(rt)$ op = 'sw' op = 'lw'Zero = 0A - B ALUout ← A funct B ALUout ← A + SignExt( immed ) ALUout $\leftarrow$ A + SignExt( immed ) Read Memory( ALUout ) Zero = 1 11 BR( rd ) $\leftarrow$ ALUout BR( rt ) $\leftarrow$ DR Memory $PC \leftarrow PC + 4 \cdot SignExt(immed)$ Memory( ALUout ) $\leftarrow$ B

# Multicycle Control Unit design

| Current<br>State | do              | Zero | Next<br>State | IRWrite | PCWrite | AWrite | BWrite | ALUSrcA | ALUScrB | ALUOp      | OutWrite | MemWrite | MemRead | lorD  | MDRWrite | MemtoReg | RegDest | RegWrite |
|------------------|-----------------|------|---------------|---------|---------|--------|--------|---------|---------|------------|----------|----------|---------|-------|----------|----------|---------|----------|
| 0000             | XXXXXX          | Х    | 0001          | 0       | 1       |        |        | 0       | 01      | 00 (add)   |          | 0        | 1       | 0     |          |          |         | 0        |
| 0001             | XXXXXX          | Х    | 0010          | 1       | 0       |        |        |         |         |            |          | 0        | 0       | 0     |          |          |         | 0        |
| 0010             | 100011 (lw)     | Χ    | 0011          |         |         |        |        |         |         |            |          |          |         | ••••• |          |          |         |          |
| 0010             | 101011 (sw)     | Χ    | 0110          | 0       | 0       | 4      | 4      |         |         |            |          | 0        | 0       |       |          |          |         | 0        |
| 0010             | 000000 (R-Type) | Χ    | 1000          | U       | 0       | 1      | 1      |         |         |            |          |          |         |       |          |          |         |          |
| 0010             | 000100 (beq)    | Χ    | 1010          |         |         |        |        |         |         |            |          |          |         |       |          |          |         |          |
| 0011             | XXXXXX          | Χ    | 0100          | 0       | 0       |        |        | 1       | 10      | 00 (add)   | 1        | 0        | 0       | ••••• |          |          |         | 0        |
| 0100             | XXXXXX          | Χ    | 0101          | 0       | 0       |        |        |         |         |            |          | 0        | 1       | 1     | 1        |          |         | 0        |
| 0101             | XXXXXX          | Χ    | 0000          | 0       | 0       |        |        |         |         |            |          | 0        | 0       | ••••• |          | 1        | 0       | 1        |
| 0110             | XXXXXX          | Χ    | 0111          | 0       | 0       |        | 0      | 1       | 10      | 00 (add)   | 1        | 0        | 0       | ••••• |          |          |         | 0        |
| 0111             | XXXXXX          | Χ    | 0000          | 0       | 0       |        |        |         |         |            |          | 1        | 0       | 1     |          |          |         | 0        |
| 1000             | XXXXXX          | Χ    | 1001          | 0       | 0       |        |        | 1       | 00      | 10 (funct) | 1        | 0        | 0       | ••••• |          |          |         | 0        |
| 1001             | XXXXXX          | Χ    | 0000          | 0       | 0       |        |        |         |         |            |          | 0        | 0       | ••••• |          | 0        | 1       | 1        |
| 1010             | XXXXXX          | 0    | 0000          | 0       | ^       |        |        | 4       | 00      | 01 (aub)   |          | ^        | ^       | ••••• |          |          |         |          |
| 1010             | XXXXXX          | 1    | 1011          | 0       | 0       |        |        | 1       | 00      | 01 (sub)   |          | 0        | 0       |       |          |          |         | 0        |
| 1011             | XXXXXX          | Χ    | 0000          | 0       | 1       |        |        | 0       | 11      | 00 (add)   |          | 0        | 0       |       |          |          |         | 0        |

## Homework

- Include tree new instructions:
  - Move with register
  - Move with immediate
  - Jump unconditional
- Test these instructions in the simulator:
  - Modify the BlockRam code to include the new instructions.
  - Configure and save wave configuration
    - Inspect RAM memory, PC, IR, register bank, etc.



## **Move instructions**



#### Move instruction with immediate:

- mv rt, #immed : [rt <- SignExt(inmed); PC <- PC + 4]
I-Type: 31 26 21 16 0</pre>

with memory conditional branch immediate

|           | 16     | 21     | 26     | 31 |
|-----------|--------|--------|--------|----|
| immediate | rt     | rs     | ор     |    |
| 16 bits   | 5 bits | 5 bits | 6 bits |    |

• Opcode: "010000"

#### Move with register:

- mv rt, rs : [rt <- rs ; PC <- PC + 4]</pre>

**I-Type:** with memory conditional branch immediate

| 31 | 26     | 21     | 16     | 0         |
|----|--------|--------|--------|-----------|
|    | op rs  |        | rt     | immediate |
|    | 6 bits | 5 bits | 5 bits | 16 bits   |

• Opcode: "010010"

## **Move instructions**

- Modify the BlockRam program using the move instruction to set the registers to 0 and 1
  - 1. R3 register will be initialized to 0 like this:

- 2. Register **R4** will be initialized to 0 by copying the **R3** register like this:
  - mv r4, r3
- 3. R2 register will be initialized to 1 like this:
  - mv r2, #1

# Jump unconditional



Jump instruction :



• Opcode: "000010"

- Modify the BlockRam program using the jump instruction to replace:
  - beq R0, R0, ADDR -> j ADDR

# **Grading**

- Previous work is just to familiarize yourself with the processor.
  - Upload the vhdl files at the beginning of the session.
- During the exam you must implement two new instructions (1.25pts each)
- The laboratory exam is NOT recoverable